Digital Physical Design Engineer – STA / Timing Analysis – Semiconductors - Hybrid
Exciting Semiconductor Company seeks a STA / Timing Engineer to join their talented team, bringing 5+ years’ experience of RTL to GDS implementation flow, expertise in Timing /SDC constraints as well as good scripting capabilities.
The role will involve:
1. Working closely with the Architecture and RTL team to ensure right-first-time high volume silicon production.
2. Undertaking Timing Constraints development and validation.
3. Sign-off Static Timing Analysis.
4. Support for full chip and block level timing closure.
5. Supporting IP and chip level integration.
Skills and Experience required includes:
1. Bachelors / Masters Degree in Electronics, Computer Science or similar.
2. 5+ year’s experience working in Digital Physical Design role.
3. Expertise in Timing / SDC constraints generation.
4. Good knowledge of RTL to GDS implementation flow (synthesis, P&R, LEC, STA).
5. Modern semiconductor process technologies such as 28nm, 22nm, 16nm, 7nm, 3nm.
6. Proven Scripting skills (Python, shell or TCL, make).
7. Familiarity with EDA tools for design and verification such as Cadence Tempus.
This Digital Physical Design Engineer (STA / Timing) role can be based in Northants or at the company offices in Germany or Switzerland. A highly competitive salary package will be offered, with Hybrid working and generous shares.
#J-18808-Ljbffr